Small Signal Modeling of Scaled Double-Gate MOSFET for GHz Applications
Abstract
Keywords
Full Text:
PDFReferences
International Technology Roadmap for Semiconductors-2013, www.public.itrs.net.
Adel S. Sedra and Kenneth C. Smith, Microelectronic Circuits: Theory and Applications, 7th Ed., Oxford University Press, USA, 2014.
Ben Streetman and Sanjay Banerjee, Solid State Electronic Devices, 6th Ed., Prentice Hall Publications, USA, 2005.
Francis Balestra, Sorin Cristoloveanu, Mohcine Benachir, Jean Brini, and Tarek Elewa, “Double-gate Silicon-on-insulator transistor with volume inversion: A new device with greatly enhaced performance” IEEE Electron Device Letters, vol.8, no. 9, pp.410-412, Sept. 1987.
Ooi Chek Yee and Lim Soo King,“A comparison simulation study of double gate MOSFET at 45 nm and double gate nano-MOSFET at 10 nm,” Int. J. of Advanced Electrical and Electronics Engineering, vol. 3 no. 3, pp. 17-19, Jan. 2014.
D. J. Frank, S. E. Laux, and M. V. Fischetti, “Monte carlo simulation of a 30 nm dual-gate MOSFET: how short can Si go?” Proc. of Int. Electron Devices Meeting Technical Digest., San Francisco, CA, USA, 13-16 Dec. 1992, pp. 553-556.
Jerry G. Fossum, Lixin Ge, and Meng Hsueh Chiang, “Speed superiority of scaled double-gate CMOS,” IEEE Trans. on Electron Devices, vol. 49, no. 5, pp. 808-811, May 2002.
P. M. Solomon, K. W. Guarini, Y. Zhang, K. K. Chan, E. C. Jones, G. M. Cohen, A. Krasnoperova, Maria Ronay, O. Dokumaci, H. J. Hovel, J. J. Bucchignano, C. Cabral Jr., C. Lavoie, V. Ku, D. C. Boyd, K. S. Petrarca, J. H. Yoon, I. V. Babich, J. Treichler, P. M. Kozlowski, J. S. Newbury, C. P. D’Emic, R. M. Sicina, J. Benedict, and Hon Sum Philip Wong, “Two gates are better than one,” IEEE Circuits and Devices Magazine, vol. 19, no.1, pp. 48-62, Jan. 2003.
Qiang Chen, Evans M. Harrell, and James D. Meindl, “A physical short-channel threshold voltage model for undoped symmetric double-gate MOSFETs,” IEEE Trans. on Electron Devices, vol. 50, no. 7, pp. 1631-1637, July 2003.
Oda, S. and D. Ferry, Silicon nanoelectronics, CRC Press, Boca Raton, FL, 2006.
Jin Woo Han, Chung Jin Kim, and Yang Kyu Choi, “Universal potential model in tied and separated double-gate MOSFETs with consideration of symmetric and asymmetric structure,” IEEE Trans. on Electron Devices, vol. 55, no. 6, pp. 1472-1479, June 2008.
Yuan Taur, Xiaoping Liang, Wei Wang, and Huaxin Lu, “Continuous analytical drain current model for double gate MOSFET,” IEEE Electron Device Letters, vol. 25, no. 2, pp. 107-109, Feb. 2004.
H. Lu and Y. Taur, “An Analytical Potential Model for Symmetric and Asymmetric DG MOSFETs,” IEEE Trans. on Electron Devices, vol. 53, no. 5, pp. 1161-1168, 2006.
Bo Yu, Huaxin Lu, Minjian Liu, and Yuan Taur, “Explicit continuous models for double-gate and surrounding-gate MOSFETs,” IEEE Trans. on Electron Devices, vol. 54, no. 10, pp. 2715-2722, Oct. 2007.
Adelmo Ortiz Conde and Francisco J. Garcia Sanchez, “Unification
of asymmetric DG, symmetric DG and bulk undoped-body MOSFET drain current,” Solid State Electronics, vol. 50, no. 11-12, pp. 1796–1800, Nov. – Dec. 2006.
Adelmo Ortiz Conde, Francisco J. Garcia Sanchez, Juan Muci, Slavica Malobabic, and Juin J. Liou, “A review of core compact models for undoped double-gate SOI MOSFETs,” IEEE Trans. Electron Devices, vol. 54, no. 1, pp. 131-140, Jan. 2007.
Giorgio Baccarani and Susanna Reggiani, “A compact double-gate MOSFET model comprising quantum-mechanical and nonstatic effects,” IEEE Trans. on Electron Devices, vol. 46, no. 8, pp. 1656-, Aug. 1999.
Yuan Taur, “Analytic solutions of charge and capacitance in symmetric and asymmetric double-gate MOSFETs,” IEEE Trans. Electron Devices, vol. 48, no. 12, pp. 2861-2869, Dec. 2001.
Riza Tamer Cakici and Kaushik Roy, “Analysis of options in double-gate MOS technology: A circuit perspective,” IEEE Trans. Electron Devices, vol. 54, no. 12, pp. 3361-3368, Dec. 2007.
Amrinder Singh and Jiang Hu, “Case studies on variation tolerant and low power design using planer asymmetric Double Gate transistor,” Proc. of IEEE 57th Int. Midwest Symposium on Circuits and Systems, College Station, Texas, USA, 3-6 Aug. 2014, pp. 1021–1024.
Jubayer Jalil, Mamun Bin Ibne Reaz, and Mohd Alauddin Mohd Ali,“CMOS differential ring oscillators,” IEEE Microwave Magzine, vol. 15, pp. 97-109, July-August 2013.
Viranjay M. Srivastava and Ghanshyam Singh, MOSFET technologies for double-pole four-throw radio-frequency switch, Springer International Publishing Switzerland, 2014.
Viranjay M. Srivastava, Kalyan S. Yadav, and Ghanshyam Singh, “Design and performance analysis of double-gate MOSFET over single-gate MOSFET for RF switch” Microelectronics Journal, vol. 42, no. 3, pp. 527-534, 2011.
Viranjay M. Srivastava, “Signal processing for wireless communication MIMO system with nano-scaled CSDG MOSFET based DP4T RF Switch,” Recent Patents on Nanotechnology, vol. 9, no. 1, pp. 26-32, March 2015.
Hon Sum Philip Wong, Kevin K. Chan, and Yuan Taur, “Self-aligned (top and bottom) double-gate MOSFET with a 25 nm thick silicon channel,” Proc. of Int. Electron Devices Meeting Technical Digest, 10 Dec. 1997, pp. 16.6.1-16.6.4.
Francis Balestra, Sorin Cristoloveanu, Mohcine Benachir, Jean Brini, and Tarek Elewa, “Double-gate silicon-on-insulator transistor with volume inversion: A new device with greatly enhanced performance,” IEEE Electron Device Letters, vol. 18, no. 9, pp. 410-412, Sept. 1987.
Sorab K Ghandhi, VLSI fabrication principles: Silicon and Gallium Arsenide, 2nd Ed., Wiley India Pvt. Limited, India, 2008.
Ashkhen Yesayan, Farzan Jazaeri, and Jean Michel Sallese,”Charge-Based Modeling of Double-Gate and Nanowire Junctionless FETs Including Interface-Trapped Charges,” IEEE Trans. on Electron Devices, vol. 63, no. 3, pp. 1368-1374, March 2016.
Ananda S. Roy, Sivakumar P. Mudanai, Dipanjan Basu, and Mark A. Stettler, “Compact model for ultrathin low electron effective mass Double Gate MOSFET,” IEEE Trans. on Electron Devices, vol. 61, no. 2, pp. 308-313, Feb. 2014.
Huaxin Lu and Yuan Taur, “An Analytical potential model for symmetric and asymmetric DG MOSFETs,” IEEE Trans. on Electron Devices, vol. 53, no. 5, pp. 1161-1168, May 2006.
Himangi Sood, Viranjay M. Srivastava, and Ghanshyam Singh, “Performance analysis of undoped and Gaussian doped cylindrical surrounding-gate MOSFET with it’s small signal modeling,” Microelectronics Journal, in press, Dec. 2016.
A. B. Bhattacharyya, Compact MOSFET models for VLSI design, John Wiley and Sons, Singapore, March 2009.
H. C. Pao and C. T. Sah, “Effects of diffusion current on characteristics of metal–oxide (insulator)–semiconductor transistors” Solid State Electronics, vol. 9, no. 10, pp. 927-937, Oct. 1966.
Donald E. Ward and Robert W. Dutton, “A charge-oriented model for MOS transistor capacitances,” IEEE J. of Solid State Circuits, vol. 13, no. 5, pp. 703-708, Oct. 1978.
Simon Ramo, John R. Whinnery, and Theodore Van Duzer, Fields and waves in communication electronics, 3rd Ed., John Wiley and Sons Inc., New York, pp. 537-541, 1993.
Madhu S. Gupta, “Power gain in feedback amplifiers, a classic revisited,” IEEE Trans. on Microwave Theory and Techniques, vol. 40, no. 5, pp. 864-879, May 1992.
Refbacks
- There are currently no refbacks.
Copyright (c) 2017 Informacije MIDEM