A New Low-Power CMOS Sample-and-Hold Circuit Based on High-Speed Dynamic Body Biased Switches
Abstract
Keywords
Full Text:
PDFReferences
R. Bagheri et al., "An 800-MHz–6-GHz Software-Defined Wireless Receiver in 90-nm CMOS," in IEEE Journal of Solid-State Circuits, vol. 41, no. 12, pp. 2860-2876, Dec. 2006.
M. Motoyosh, T. Koizum, T. Maehata, S. Kameda and N. Suematsu, "High SNR CMOS S/H IC for multi-carrier direct RF under sampling receiver," 2016 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT), Taipei, 2016, pp. 1-3.
J. Cheng, N. Qi, P. Y. Chiang and A. Natarajan, "A Low-Power, Low-Voltage WBAN-Compatible Sub-Sampling PSK Receiver in 65 nm CMOS," in IEEE Journal of Solid-State Circuits, vol. 49, no. 12, pp. 3018-3030, Dec. 2014.
T. Koizumi et al., "A CMOS series/shunt switching type S/H IC for Ka-band direct RF under sampling receiver," Asia-Pacific Microwave Conference (APMC), Nanjing, 2015, pp. 1-3.
T. S. Lee, C. C. Lu, S. H. Yu, and J. T. Zha, A very-high-speed low-power low-voltage fully-differential CMOS sample-and-hold circuit with low hold pedestal, Proc. IEEE Int. Symp. Circuits and Systems (ISCAS) (2005), pp. 3111-3114.
M. Mousazadeh, K Hadidi, and A. Khoei, A novel open-loop high-speed CMOS sample-and-hold. AEU-Int. Journal of Electronics and Communications. 62 (2008) 588-96.
K. D. Sadeghipour, A new passive sample and hold structure for high-speed, high-resolution ADCs. AEU-Int. Journal of Electronics and Communications. 65 (2011) 799-805.
A. Shirazi, S. Mirhaj, S. Ashtiani, and O. Shoaei, Linearity improvement of open-loop NMOS source-follower sample and hold circuits, IET Circuits, Devices & Systems. 5 (2011) 1-7.
M. Hasan-Sagha, and M. Jalali, Very high speed and low voltage open-loop dual edge triggered sample and hold circuit in 0.18 µm CMOS technology, Proc. IEEE Int. Conf. Semiconductor Electronics (ICSE) (2012), pp. 645-648.
A. Boni, A. Pierazzi, and C. Morandi, A 10-b 185-MS/s track-and-hold in 0.35 µm CMOS, IEEE J. Solid State Circuits. 36 (2001) 195-203.
D. Jakonis, and C. Svensson, A 1GHz linearized CMOS track-and-hold circuit. Proc. IEEE Int. Symp. Circuits and Systems (ISCAS) (2002) pp. 1265-1277.
B. Razavi, Design of Analog CMOS Integrated Circuits (McGraw-Hill, New York, 2016).
C. J. B. Fayomi, G. W. Roberts and M Sawan, Low voltage CMOS analog bootstrapped switch for sample-and-hold circuit: design and chip characterization, Proc. IEEE Int. Symp. Circuits and Systems (ISCAS) (2005) pp. 2200-2203.
K. Ohhata, K. Yayama, Y. Shimizu and K. Yamashita, A 1-GHz, 56.3-dB SFDR CMOS track-and-hold circuit with body-bias control circuit, Journal of IEICE Electronics Express. 4 (2007) 701-706.
G. Huang and P. lin, A fast bootstrapped switch for high-speed high-resolution A/D converter, Proc. IEEE Asia Pacific Conf. Circuits and Systems (2010) pp. 382-385.
K. Ohhata, K. Yayam, Y. Shimizu and K. Yamashita, A 1-GHz, 56.3-dB SFDR CMOS track-and-hold circuit with body-bias control circuit, Journal of IEICE Electronics Express 4 (2007) 701-706.
H. Movahedian, B. Sedighi and M. S. Bakhtiar, Wide-range single-ended CMOS track-and-hold circuit, Journal of IEICE Electronics Express 4 (2007) 400-405
Refbacks
- There are currently no refbacks.
Copyright (c) 2017 Informacije MIDEM